# 8-Bit Ripple Carry Adder

CECS 225 – DIGITAL LOGIC AND ASSEMBLY PROGRAMMING

Professor: Xiaolong Wu

Student: Thanh Nguyen \_ ID: 026843815

### 1. Introduction:

- *Definition:* 8-bit Ripple Carry Adder is a logic circuit used for adding the 8-bit numbers in digital operations. It is the center of most digital circuits that perform addition or subtraction. It adds together two 8-bit binary digits, plus a carry-in digit to produce a sum and a carry-out digit.
- Structure:
  - o It has 8 Fully Adders (numbered 0 through 7) tied together.
  - o It requires 3 inputs and produces 2 outputs.
    - Three inputs are two 8-bit hexadecimal digits A\_8 and B\_8, and a 1-bit binary digit called Cin\_1.
    - The outputs are the sum of two 8-bit hexadecimal digits, which is an 8-bit output S\_8 and a 1-bit digit carry-out is Cout\_1
- Diagram:

# Ripple Carry Adder Diagram



# 2. Function Table with 8 test cases

| Inputs            |     |            |     | Outputs |     |
|-------------------|-----|------------|-----|---------|-----|
| <b>Test Cases</b> | Cin | <b>A_8</b> | B_8 | Cout    | S_8 |
| 0                 | 0   | 12         | 34  | 0       | 46  |
| 1                 | 0   | 55         | AA  | 0       | FF  |
| 2                 | 0   | 72         | 27  | 0       | 99  |
| 3                 | 0   | 80         | 08  | 0       | 88  |
| 4                 | 1   | 12         | 34  | 0       | 47  |
| 5                 | 1   | 55         | AA  | 1       | 0   |
| 6                 | 1   | 72         | 27  | 0       | 9A  |
| 7                 | 1   | 80         | 08  | 0       | 89  |

# 3. Verilog Codes

# - Design Code

```
module HalfAdder(A, B, Cout, S);
  input A, B;
  output Cout, S;
  assign Cout = A & B;
  assign S = A ^ B;
endmodule
module FullAdder (Cin, FA A, FA B, FA S, FA Cout);
  input FA A, FA B, Cin;
  output FA S, FA Cout;
 wire ha0 S, ha0 C, ha1 C;
                       (FA A) ,
  HalfAdder ha0 (
                   . A
                    .B (FA_B) ,
                    .Cout (ha\overline{0} C),
                       (ha0 S)
                    . S
                );
  HalfAdder hal (
                   . A
                       (Cin)
                       (ha0 S),
                    .Cout (ha1 C),
                    .S (FA S)
                );
  // This is the carry out for the Full Adder
  assign FA Cout = ha0 C | ha1 C;
endmodule
module RCA8 (A 8, B 8, Cin 1, Cout 1, S 8);
  input
              Cin 1;
  input [7:0] A 8, B 8;
  output [7:0] S_8;
              Cout 1;
  output
  wire c0, c1, c2, c3, c4, c5, c6;
  FullAdder fa0(.Cin (Cin 1),
                .FA A (A 8[0]),
                .FA B (B 8[0]),
                .FA S (S 8[0]),
                .FA Cout (c0)
  FullAdder fal(.Cin
                        (c0),
                .FA A
                        (A 8[1]),
                .FA B
                        (B 8[1]),
                .FA_S (S_8[1]),
                .FA Cout (c1)
               );
  FullAdder fa2(.Cin (c1),
```

```
(A_8[2]),
               .FA A
               .FA B (B 8[2]),
               .FA_S (S_8[2]),
               .FA Cout(c2)
              );
                      (c2),
 FullAdder fa3(.Cin
               .FA A (A 8[3]),
               .FA B (B 8[3]),
               .FA S (S 8[3]),
               .FA Cout(c3)
              );
 FullAdder fa4(.Cin
                     (c3),
               .FA A
                     (A 8[4]),
               .FA B (B 8[4]),
               .FA S (S_8[4]),
               .FA_Cout(c4)
 FullAdder fa5(.Cin
                      (c4),
               .FA_A (A_8[5]),
               .FA B (B 8[5]),
               .FA S (S 8[5]),
               .FA Cout(c5)
 FullAdder fa6(.Cin
                      (c5),
               .FA A
                     (A 8[6]),
               .FA B (B 8[6]),
               .FA_S (S_8[6]),
               .FA Cout (c6)
 FullAdder fa7(.Cin
                     (c6),
               .FA A (A 8[7]),
               .FA B (B 8[7]),
               .FA_S (S_8[7]),
               .FA_Cout(Cout_1)
              );
endmodule
```

### - Testbench

```
initial
 begin
   //Dump waves
   $dumpfile("dump.vcd");
   $dumpvars(1, testbench);
   // Cin 1 = 0, A 8 = 12, B 8 = 34
   $display("Test Case 0");
   Cin 11 = 1'b0; A 81 = 8'h12; B 81 = 8'h34;
   $display("Cin_1 = %b", Cin_11, " A_8 = %2h", A_81, " B 8 = %2h", B 81);
   #2
   $display("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
    // Cin 1 = 0, A 8 = 55, B 8 = AA
   $display("Test Case 1");
   Cin 11 = 1'b0; A 81 = 8'h55; B 81 = 8'hAA;
   $display("Cin_1 = %b", Cin_11, " A 8 = %2h", A 81, " B 8 = %2h", B 81);
   $display("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
   // Cin 1 = 0, A 8 = 72, B 8 = 27
   $display("Test Case 2");
   Cin 11 = 1'b0; A 81 = 8'h72; B 81 = 8'h27;
   $display("Cin_1 = %b", Cin_11, " A_8 = %2h", A_81, " B_8 = %2h", B_81);
   #2
   $display("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
   // Cin_1 = 0, A_8 = 80, B 8 = 8
   $display("Test Case 3");
   Cin 11 = 1'b0; A 81 = 8'h80; B 81 = 8'h8;
   $display("Cin_1 = %b", Cin_11, " A 8 = %2h", A 81, " B 8 = %2h", B 81);
   $display("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
   // Cin 1 = 1, A 8 = 12, B 8 = 34
   $display("Test Case 4");
   Cin 11 = 1'b1; A 81 = 8'h12; B 81 = 8'h34;
   $display("Cin_1 = %b", Cin_11, " A_8 = %2h", A_81, " B_8 = %2h", B_81);
   $display("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
    // Cin 1 = 1, A 8 = 55, B 8 = AA
   $display("Test Case 5");
   Cin 11 = 1'b1; A 81 = 8'h55; B 81 = 8'hAA;
   $display("Cin 1 = %b", Cin 11, " A 8 = %2h", A 81, " B 8 = %2h", B 81);
   $display("Cout 1 = %b", Cout 11, "
                                       S = %2h'', S_81);
   // Cin 1 = 1, A 8 = 72, B 8 = 27
   $display("Test Case 6");
   Cin 11 = 1'b1; A 81 = 8'h72; B 81 = 8'h27;
   $display("Cin 1 = %b", Cin 11, " A 8 = %2h", A 81, " B 8 = %2h", B 81);
    #2
   $display("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
   // Cin 1 = 1, A 8 = 80, B 8 = 8
   $display("Test Case 7");
   Cin 11 = 1'b1; A 81 = 8'h80; B 81 = 8'h8;
```

# 4. Simulator Waveform

- Inputs and Outputs:

```
Test Case 0
Cin_1 = 0
              A_8 = 12
                            B_{8} = 34
Cout_1 = 0
              5_8 = 46
Test Case 1
Cin_1 = 0
              A_8 = 55
                            B_8 = aa
Cout_1 = 0
              S_8 = ff
Test Case 2
Cin_1 = 0
              A_8 = 72
                            B_8 = 27
Cout_1 = 0
              5_8 = 99
Test Case 3
Cin_1 = 0
              A_8 = 80
                            B_8 = 08
Cout_1 = 0
              5_8 = 88
Test Case 4
Cin_1 = 1
                            B_8 = 34
              A_8 = 12
Cout_1 = 0
              S_8 = 47
Test Case 5
Cin_1 = 1
              A_8 = 55
                            B_8 = aa
Cout_1 = 1
              5_8 = 00
Test Case 6
Cin_1 = 1
                            B_8 = 27
              A_8 = 72
Cout_1 = 0
              S_8 = 9a
Test Case 7
Cin_1 = 1
             A_8 = 80
                            B_8 = 08
Cout_1 = 0
              S_8 = 89
```

- Waveform:

